## PCB Layer Stack Manager for AP Reference Design Solution (2 Layer)





Note: 50±5 ohm impedance's Line Width: 20 mil and Line Gap; mil for Top layer to Bottom layer.